標題: Performance Enhancement of a Novel P-type Junctionless Transistor Using a Hybrid Poly-Si Fin Channel
作者: Cheng, Ya-Chi
Chen, Hung-Bin
Shao, Chi-Shen
Su, Jun-Ji
Wu, Yung-Chun
Chang, Chun-Yen
Chang, Ting-Chang
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2014
摘要: The hybrid poly-Si fin channel junctionless (JL) field-effect transistors (FET) are fabricated first. This novel devices show stable temperature/reliability characteristics, and excellent electrical performances in terms of a steep SS (64mV/dec), a high I-on/I-off current ratio (>10(7)) and a small DIBL (3mV/V) by reducing the effective channel thickness that is caused by the hybrid P+ channel and n-type substrate (hybrid P/N) junction. In addition, the novel P/N JL-TFT shows smaller series resistance and less current crowding than convectional JL-TFT with ultra-thin channel. Furthermore, our device can be supported by simulated results using technology computer-aided design (TCAD) simulation. Hence, the proposed hybrid P/N JL-TFTs are highly promising for future further scaling.
URI: http://hdl.handle.net/11536/136351
ISBN: 978-1-4799-8000-0
期刊: 2014 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM)
顯示於類別:會議論文