標題: | SERL: Soft Error Resilient Latch Design |
作者: | Chang, Chun-Wei (Jacky) Huang, Hsuan-Ming (Ryan) Lin, Yuwen Wen, Charles H. -P. 電機工程學系 Department of Electrical and Computer Engineering |
關鍵字: | SER;BISER;SEU;SET |
公開日期: | 2016 |
摘要: | Soft errors, radiation-induced transient faults latched by memory elements, have emerged to be one dominant failure mechanism for scaled CMOS designs. Therefore, this paper presents a robust design named soft error resilient latch (SERL). Compared to BISER, one of the latest latch designs, SERL demonstrates better soft error protection with smaller area overhead. |
URI: | http://hdl.handle.net/11536/136380 |
ISBN: | 978-1-4673-9498-7 |
期刊: | 2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT) |
顯示於類別: | 會議論文 |