完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTseng, Yu-Lunen_US
dc.contributor.authorHuang, Kun-Huaen_US
dc.contributor.authorLai, Bo-Cheng Charlesen_US
dc.date.accessioned2017-04-21T06:49:03Z-
dc.date.available2017-04-21T06:49:03Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-4673-9498-7en_US
dc.identifier.urihttp://hdl.handle.net/11536/136388-
dc.description.abstractBarrier is a widely used synchronization mechanism adopted in different scales of parallel systems. Being a global operation in a system, scalability has become a critical design concern of the barrier implementation. Reducing the number of messages and hop count are main challenges for attaining a well-scalable barrier design. This paper proposes an efficient control mechanism and communication scheme for barrier operations and exploits novel multi-layer barrier algorithms on NoC (Network on Chip) based multiprocessor systems. A novel barrier controller and communication unit are introduced to enable efficient barrier synchronization on NoC. The proposed modules improve the cooperative communication between synchronization messages, and can be easily integrated into a general NoC switch. For a 32x32 network, the proposed 2-layer barrier can respectively reduce the latency and hop count up to 61.7% and 99.3%. The experimental results have also revealed in-depth analysis of different design options.en_US
dc.language.isoen_USen_US
dc.titleScalable Mutli-Layer Barrier Synchronization on NoCen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT)en_US
dc.contributor.department電機學院zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000389516800040en_US
dc.citation.woscount0en_US
顯示於類別:會議論文