标题: 适用于正反器时序电路的时钟树老化容忍设计
Aging tolerance design for flip-flop-based sequential circuit
作者: 梁咏铿
吴凯强
Leong, Weng-Hang
Wu, Kai-Chiang
资讯科学与工程研究所
关键字: 电路老化;电路可靠度;时间借取;时间偷窃;时钟偏移;布林可满足性问题;circuit aging;circuit reliability;time borrowing;time stealing;clock skew;Boolean satisfiability
公开日期: 2017
摘要: 电路性能是最近十年以来,设计电路的时候,最需要考虑的因素之一。
本论文中,利用时间借取/偷窃,去优化时钟树/网路,以降低时钟周期,来改善整个电路的性能。此外,逻辑闸的延迟会因老化而增加,改变了
电路的时序。本论文中,我们提出了一个方法,在给定的晶片寿命之下,去改善时序电路的性能。所提出的方法是,透过将可靠度改进单元∶占空比转换器(DCC),加插到时序电路的时钟树中,就可以容忍电路老化。
通过改变时钟树/网络中的时钟缓冲器的负偏压不稳定性(BTI),DCC就可以来控制因老化而产生的时钟偏移(AICS)。通过时间借取/偷窃的技术,可以降低时序电路的时钟周期,改善电路性能。
我们的目标是,在给定的寿命规格(如10年)和电路的老化模型的情况下,通过利用AICS的时间借取/偷窃,来改善时钟周期。此外,我们尝试反覆在时钟树内进行“复制缓冲器”,进一步改善电路性能。为了使实验结果更加精准,除了暂存器之间的逻辑路径之外,同时也考虑连接到输入端口,或者输出端口的路径。
Circuit performance has been a key design constraint for over a decade. Time borrowing/stealing of clock tree/network optimization was proposed for improving the overall performance in terms of clock period. In addition, aging effects reveal themselves as gate delays increase, which cause circuit timing changed. In this paper, we propose to improve performance of a sequential circuit for specific circuit lifetime. The proposed methodology is to tolerant aging by inserting reliability improvement units – duty cycle con-verters (DCCs) into the clock tree of a sequential circuit. DCCs control the aging-induced clock skew (AICS) by manipulating Bias Temperature Insta-bility (BTI)-induced aging behavior of clock buffers in clock tree/network. By the technique of time borrowing/stealing, circuit performance can be im-proved by lowering the clock period of the sequential circuit.
Our objective is to improve clock period by time borrowing/stealing taking advantage of AICS. A lifetime spec (e.g. 10 years) and the aging model of a circuit are given. Furthermore, we try to add the work of clock buffer duplications and considering paths which connect to input port or output port.
URI: http://etd.lib.nctu.edu.tw/cdrfb3/record/nctu/#GT070256144
http://hdl.handle.net/11536/141612
显示于类别:Thesis