完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYen, Shiang-Shiouen_US
dc.contributor.authorCheng, Chun-Huen_US
dc.contributor.authorFan, Chia-Chien_US
dc.contributor.authorChiu, Yu-Chienen_US
dc.contributor.authorHsu, Hsiao-Hsuanen_US
dc.contributor.authorLan, Yu-Pinen_US
dc.contributor.authorChang, Chun-Yenen_US
dc.date.accessioned2018-08-21T05:52:49Z-
dc.date.available2018-08-21T05:52:49Z-
dc.date.issued2017-10-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2017.2736511en_US
dc.identifier.urihttp://hdl.handle.net/11536/143989-
dc.description.abstractAchieving high latch-up immunity is critical for power-rail electrostatic discharge (ESD) clamp circuits in high-voltage (HV) integrated circuit products. To investigate how shunt resistance affects the transmission line pulsing current-voltage characteristics of resistance-triggered stacked silicon controlled rectifiers (SCRs), a lateral SCR (LSCR) and a modified LSCR were combined in several SCR stacked structures with various shunt resistances. Compared with in tradition stacked ESD cells, the snapback margin of the SCRs does not expand and can even be reduced. A high holding voltage of 33.4 V is achieved using the resistance-triggered stacked SCR technique in a 0.11 mu m32-V HV process. A trigger voltage of approximately 51 V and a failure current of 3.3 A is achieved in this experiment. According to theorem analysis based on a voltage decoupling equation, the minimum trigger voltage can probably be further reduced to 46 V by using the resistance-triggered stacked SCR technique. This paper can offer a simple guideline for designing ESD protection circuit using the resistor-triggered SCRs stacking structure.en_US
dc.language.isoen_USen_US
dc.subjectElectrostatic discharge (ESD)en_US
dc.subjectholding voltageen_US
dc.subjectlatchup immunityen_US
dc.subjectpower-rail clampen_US
dc.subjectsilicon control rectifier (SCR)en_US
dc.subjectstacked SCRen_US
dc.subjecttransmission line pulsing (TLP)en_US
dc.subjecttrigger voltageen_US
dc.titleInvestigation of Double-Snapback Characteristic in Resistor-Triggered SCRs Stacking Structureen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2017.2736511en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume64en_US
dc.citation.spage4200en_US
dc.citation.epage4205en_US
dc.contributor.department電機學院zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.department電子與資訊研究中心zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.contributor.departmentMicroelectronics and Information Systems Research Centeren_US
dc.identifier.wosnumberWOS:000413728700033en_US
顯示於類別:期刊論文