標題: ULV-Turbo Cache for an Instantaneous Performance Boost on Asymmetric Architectures
作者: Wang, Po-Hao
Chien, Yung-Chen
Tsai, Shang-Jen
Lin, Xuan-Yu
Tanjung, Rizal
Lin, Yi-Sian
Syu, Shu-Wei
Lin, Tay-Jyi
Wang, Jinn-Shyan
Chen, Tien-Fu
資訊工程學系
Department of Computer Science
關鍵字: Cache memory;low voltage;reliability;system energy saving;timing discrepancy reducing
公開日期: 1-十二月-2017
摘要: An asymmetric architecture is commonly used in modern embedded systems to reduce energy consumption. The systems tend to execute more applications in the energy-efficient core, which typically employs ultralow voltage (ULV) to save energy. However, caches become a reliability and performance barrier that limits the minimum operating voltage and blocks system performance in the ULV environment. The poor performance of an ultralow-voltage core causes most workload requirements to awaken and then execute on the host core, leading to high energy consumption. In this paper, we propose a ULV-Turbo cache based on a ULV-selective-ally 8T static random access memory (SRAM) that is able to perform reliable ultralow-voltage operation and provide the speedup function of SRAM rows ally. The system is able to speed up the ULV core instantaneously and execute more applications with the ULV-Turbo cache. In our system-wide evaluation based on a real attitude and heading reference system workload on an asymmetric wearable system, the ULV-Turbo cache reduces the energy consumption of the entire system by approximately 36%.
URI: http://dx.doi.org/10.1109/TVLSI.2016.2642170
http://hdl.handle.net/11536/144159
ISSN: 1063-8210
DOI: 10.1109/TVLSI.2016.2642170
期刊: IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
Volume: 25
起始頁: 3341
結束頁: 3354
顯示於類別:期刊論文