完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wu, Shu-Hua | en_US |
dc.contributor.author | Yu, Chien-Lin | en_US |
dc.contributor.author | Yu, Chang-Hung | en_US |
dc.contributor.author | Su, Pin | en_US |
dc.date.accessioned | 2019-04-03T06:35:52Z | - |
dc.date.available | 2019-04-03T06:35:52Z | - |
dc.date.issued | 2017-01-01 | en_US |
dc.identifier.issn | 2168-6734 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/JEDS.2016.2628967 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/144987 | - |
dc.description.abstract | This paper investigates the intrinsic drain-induced barrier lowering (DIBL) characteristics of highly-scaled tri-gate n-MOSFETs with InGaAs channel based on ITRS 2021 technology node through numerical simulation corroborated with theoretical calculation. This paper indicates that, when studying short-channel effects in III-V FETs, one has to account for quantum-confinement, or else predictions will be pessimistic. Due to 2-D quantum-confinement, the DIBL of the InGaAs tri-gate devices can be significantly suppressed and be comparable to the Si counterpart. Besides, for highly-scaled InGaAs tri-gate NFETs, the impact of buried-oxide thickness on DIBL becomes minor, and the DIBL sensitivity to the fin-width and gate-length variations can also be suppressed by the quantum-confinement effect. This paper may provide insights for tri-gate device design using III-V high-mobility channel materials. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | III-V channel | en_US |
dc.subject | tri-gate MOSFET | en_US |
dc.subject | quantum confinement | en_US |
dc.subject | drain-induced barrier lowering (DIBL) | en_US |
dc.subject | process variation | en_US |
dc.title | Theoretical Investigation of DIBL Characteristics for Scaled Tri-Gate InGaAs-OI n-MOSFETs Including Sensitivity to Process Variations | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/JEDS.2016.2628967 | en_US |
dc.identifier.journal | IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY | en_US |
dc.citation.volume | 5 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | 45 | en_US |
dc.citation.epage | 52 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000397338800009 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |