| 標題: | Theoretical Investigation of DIBL Characteristics for Scaled Tri-Gate InGaAs-OI n-MOSFETs Including Sensitivity to Process Variations |
| 作者: | Wu, Shu-Hua Yu, Chien-Lin Yu, Chang-Hung Su, Pin 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
| 關鍵字: | III-V channel;tri-gate MOSFET;quantum confinement;drain-induced barrier lowering (DIBL);process variation |
| 公開日期: | 1-一月-2017 |
| 摘要: | This paper investigates the intrinsic drain-induced barrier lowering (DIBL) characteristics of highly-scaled tri-gate n-MOSFETs with InGaAs channel based on ITRS 2021 technology node through numerical simulation corroborated with theoretical calculation. This paper indicates that, when studying short-channel effects in III-V FETs, one has to account for quantum-confinement, or else predictions will be pessimistic. Due to 2-D quantum-confinement, the DIBL of the InGaAs tri-gate devices can be significantly suppressed and be comparable to the Si counterpart. Besides, for highly-scaled InGaAs tri-gate NFETs, the impact of buried-oxide thickness on DIBL becomes minor, and the DIBL sensitivity to the fin-width and gate-length variations can also be suppressed by the quantum-confinement effect. This paper may provide insights for tri-gate device design using III-V high-mobility channel materials. |
| URI: | http://dx.doi.org/10.1109/JEDS.2016.2628967 http://hdl.handle.net/11536/144987 |
| ISSN: | 2168-6734 |
| DOI: | 10.1109/JEDS.2016.2628967 |
| 期刊: | IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY |
| Volume: | 5 |
| Issue: | 1 |
| 起始頁: | 45 |
| 結束頁: | 52 |
| 顯示於類別: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.

