標題: | Sensor-Based Time Speculation in the Presence of Timing Variability |
作者: | Chou, Chung-Han Chang, Tsui-Yun Wu, Kai-Chiang Chang, Shih-Chieh 資訊工程學系 Department of Computer Science |
關鍵字: | PVT variation;transition detector (TD);variable-latency design (VLD) |
公開日期: | 1-六月-2018 |
摘要: | Time speculation has been widely used to achieve high performance in modern design as it exploits average-case timing optimization instead of worst-case timing optimization focusing on reducing longest path delay which rarely happens. Variable-latency design (VLD) style is one research category of time speculation. Since process and environmental variations are hard to predict, traditional variable-latency units (VLUs) designed at presilicon stage will suffer significant performance loss due to pessimistic assumptions for addressing variations. In this paper, we propose a novel sensor-based, transition-aware VLU (S-VLU) scheme adapting to process-voltage-temperature (PVT) variations by using in situ sensors to obtain real-time transition information in a circuit. Moreover, we also propose a sensor deployment strategy to achieve near-maximal performance gain. On average, the S-VLU achieves a 31.27% performance improvement as compared to a 19.26% improvement by using traditional HL. The area overhead of the S-VLU is 13.48%. To the best of the authors' knowledge, this is the first wok to address PVT variations in VLD style. |
URI: | http://dx.doi.org/10.1109/TCAD.2017.2748028 http://hdl.handle.net/11536/145030 |
ISSN: | 0278-0070 |
DOI: | 10.1109/TCAD.2017.2748028 |
期刊: | IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS |
Volume: | 37 |
起始頁: | 1133 |
結束頁: | 1142 |
顯示於類別: | 期刊論文 |