完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, Shih-Wei | en_US |
dc.contributor.author | Chen, Kuan-Neng | en_US |
dc.date.accessioned | 2018-08-21T05:53:55Z | - |
dc.date.available | 2018-08-21T05:53:55Z | - |
dc.date.issued | 2017-04-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2017.2657324 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/145331 | - |
dc.description.abstract | A 3-D integration technology using bump less stacking based on a new bottom up Cu electroplating method without backside Cu chemical-mechanical planarization removal is presented in this paper. The approach successfully achieves via plating without thick Cu overburden by probing unique bottom electrodes for different I/O ports of TSV without additional steps in the conventional processes. The concepts and fabrication processes are described in detail. The results obtained from through silicon via (TSV) daisy chains show excellent electrical characteristics and good reliability in leakage current measurement. The proposed approach therefore has potential for low-cost via-last 3-D integration. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 3-D integration (3-D-I) | en_US |
dc.subject | bumpless stacking | en_US |
dc.subject | through-silicon via (TSV) | en_US |
dc.title | Development of Bumpless Stacking With Bottom-Up TSV Fabrication | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TED.2017.2657324 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 64 | en_US |
dc.citation.spage | 1660 | en_US |
dc.citation.epage | 1665 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000398818400038 | en_US |
顯示於類別: | 期刊論文 |