完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Shih-Weien_US
dc.contributor.authorChen, Kuan-Nengen_US
dc.date.accessioned2018-08-21T05:53:55Z-
dc.date.available2018-08-21T05:53:55Z-
dc.date.issued2017-04-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2017.2657324en_US
dc.identifier.urihttp://hdl.handle.net/11536/145331-
dc.description.abstractA 3-D integration technology using bump less stacking based on a new bottom up Cu electroplating method without backside Cu chemical-mechanical planarization removal is presented in this paper. The approach successfully achieves via plating without thick Cu overburden by probing unique bottom electrodes for different I/O ports of TSV without additional steps in the conventional processes. The concepts and fabrication processes are described in detail. The results obtained from through silicon via (TSV) daisy chains show excellent electrical characteristics and good reliability in leakage current measurement. The proposed approach therefore has potential for low-cost via-last 3-D integration.en_US
dc.language.isoen_USen_US
dc.subject3-D integration (3-D-I)en_US
dc.subjectbumpless stackingen_US
dc.subjectthrough-silicon via (TSV)en_US
dc.titleDevelopment of Bumpless Stacking With Bottom-Up TSV Fabricationen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2017.2657324en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume64en_US
dc.citation.spage1660en_US
dc.citation.epage1665en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000398818400038en_US
顯示於類別:期刊論文