標題: High-Performance Uniaxial Tensile Strained n-Channel JL SOI FETs and Triangular JL Bulk FinFETs for Nanoscaled Applications
作者: Sung, Po-Jung
Cho, Ta-Chun
Hou, Fu-Ju
Hsueh, Fu-Kuo
Chung, Sheng-Ti
Lee, Yao-Jen
Current, Michael I.
Chao, Tien-Sheng
電子物理學系
Department of Electrophysics
關鍵字: Bulk Si;junctionless FET (JL-FET);silicon-on-insulator (SOI);uniaxial tensile strain
公開日期: 1-May-2017
摘要: In this paper, one proposed an effective method to enhance current drivability of junctionless FETs (JL-FETs) by utilizing uniaxial tensile strain effects. The strained layers were deposited on JL-FETs on silicon-on-insulator (SOI) and bulk Si wafers, respectively. Strained JL SOI FETs show an extremely low subthreshold swing (S. S.) of 65 mV/decade with ION/IOFF > 10(9); strained JL bulk FinFETs show an S. S. of 75 mV/decade with I-ON/I-OFF > 10(7). For strained JL bulk FinFETs, a triangular fin shape could suppress leakage current effectively. Regardless of substrates, JL FETs showed excellent performance owing to uniaxial tensile strain technology. Analysis of leakage current in strained JL FETs included effects on Gate-induced drain leakage trap-assisted tunneling effects were discussed by ID-VG curves under various temperatures and activation energy. Compared with JL SOI gate-all-around structures, JL bulk FinFET possesses higher ID and offer the promise of higher integration flexibility for Si CMOS compatible process for the future applications.
URI: http://dx.doi.org/10.1109/TED.2017.2679766
http://hdl.handle.net/11536/145418
ISSN: 0018-9383
DOI: 10.1109/TED.2017.2679766
期刊: IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume: 64
起始頁: 2054
結束頁: 2060
Appears in Collections:Articles