標題: | A Fast Systematic Optimized Comparison Algorithm for CNU Design of LDPC Decoders |
作者: | Hung, Jui-Hui Chen, Sau-Gee 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | channel coding;LDPC decoder;comparison operation;algorithm;hardware |
公開日期: | 1-十一月-2011 |
摘要: | This work first investigates two existing check node unit (CNU) architectures for LDPC decoding: self-message-excluded CNU (SME-CNU) and two-minimum CNU (TM-CNU) architectures, and analyzes their area and timing complexities based on various realization approaches. Compared to TM-CNU architecture, SME-CNU architecture is faster in speed but with much higher complexity for comparison operations. To overcome this problem, this work proposes a novel systematic optimization algorithm for comparison operations required by SME-CNU architectures. The algorithm can automatically synthesize an optimized fast comparison operation that guarantees a shortest comparison delay time and a minimized total number of 2-input comparators. High speed is achieved by adopting parallel divide-and-conquer comparison operations, while the required comparators are minimized by developing a novel set construction algorithm that maximizes shareable comparison operations. As a result, the proposed design significantly reduces the required number of comparison operations, compared to conventional SME-CNU architectures, under the condition that both designs have the same speed performance. Besides, our preliminary hardware simulations show that the proposed design has comparable hardware complexity to low-complexity TM-CNU architectures. |
URI: | http://dx.doi.org/10.1587/transfun.E94.A.2246 http://hdl.handle.net/11536/14670 |
ISSN: | 0916-8508 |
DOI: | 10.1587/transfun.E94.A.2246 |
期刊: | IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES |
Volume: | E94A |
Issue: | 11 |
起始頁: | 2246 |
結束頁: | 2253 |
顯示於類別: | 期刊論文 |