標題: | Latchup in Bulk FinFET Technology |
作者: | Dai, C. -T. Chen, S. -H. Linten, D. Scholz, M. Hellings, G. Boschke, R. Karp, J. Hart, M. Groeseneken, G. Ker, M. -D. Mocuta, A. Horiguchi, N. 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Latchup;bulk FinFET;silicon control rectifier (SCR) |
公開日期: | 1-一月-2017 |
摘要: | Latchup (LU) had been considered to be less important in advanced CMOS technologies. However, I/O interface and analog applications can still operate at high voltage (e.g., 1.8V or 3.3V) in sub-20nm bulk FinFET technologies. LU threats are never eliminated and the sensitivity towards LU is increased in bulk FinFET technology. |
URI: | http://hdl.handle.net/11536/146847 |
ISSN: | 1541-7026 |
期刊: | 2017 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS) |
顯示於類別: | 會議論文 |