完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.contributor.author | Chiu, Po-Yen | en_US |
dc.contributor.author | Shieh, Wuu-Trong | en_US |
dc.contributor.author | Wang, Chun-Chi | en_US |
dc.date.accessioned | 2018-08-21T05:57:09Z | - |
dc.date.available | 2018-08-21T05:57:09Z | - |
dc.date.issued | 2017-01-01 | en_US |
dc.identifier.issn | 1946-1550 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/147115 | - |
dc.description.abstract | With on-chip ESD protection design, the I/O pins of a touch panel control IC can pass the chip-level ESD tests of HBM 4kV and MM 400V. However, such a touch panel control IC mounted onto a display panel suffered the latchup-like failure after the system-level ESD zapping in the air-discharge mode. Some high-voltage power pin began to generate a large leakage current after the system-level ESD test, which demonstrated a symptom of latchup failure. By failure analyses with TLP-measurement, EMMI, and SEM, the root cause has been found on the power-rail ESD clamp circuit of the high-voltage power pin. The holding voltage of the power-rail ESD clamp circuit in the high-voltage power pin, that was lower than its normal operating voltage, caused such a latchup-like failure. Some modified solutions to rescue this latchup-like failure in the touch panel control IC are presented. | en_US |
dc.language.iso | en_US | en_US |
dc.title | ESD-Induced Latchup-Like Failure in a Touch Panel Control IC | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2017 IEEE 24TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000426989100006 | en_US |
顯示於類別: | 會議論文 |