完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wang, Zhuo-Rui | en_US |
dc.contributor.author | Li, Yi | en_US |
dc.contributor.author | Su, Yu-Ting | en_US |
dc.contributor.author | Zhou, Ya-Xiong | en_US |
dc.contributor.author | Cheng, Long | en_US |
dc.contributor.author | Chang, Ting-Chang | en_US |
dc.contributor.author | Xue, Kan-Hao | en_US |
dc.contributor.author | Sze, Simon M. | en_US |
dc.contributor.author | Miao, Xiang-Shui | en_US |
dc.date.accessioned | 2019-04-02T06:00:47Z | - |
dc.date.available | 2019-04-02T06:00:47Z | - |
dc.date.issued | 2018-10-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2018.2866048 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/148192 | - |
dc.description.abstract | In-memory computing architecture is an emerging revolutionary computing paradigm that can break the von Neumann bottleneck. Computing methodology and circuit codesign using the CMOS compatible 1T1R resistive random access memory (RRAM) integration structure is presented in this paper. Functionally complete Boolean logic and arithmetic functions are experimentally demonstrated. With a single 40-nm CMOS process 1T1R unit, each of the 16 binary logics can be realized in two logic steps with an additional readout step for cascading, which shows functional reconfiguration and low computational complexity. Up to 10(7) cycles of NAND and XOR logic operations are performed to validate the correctness and reliability. Moreover, several fundamental adder circuits are designed and experimentally demonstrated in 1T1R devices as the proof of concept of the 1T1R computing architecture. The adders proposed in this paper include a ripple-carry adder and its optimized design and a carry-select adder, which all show promising advantages in nonvolatility, computation speed, and circuit area. This paper reports the most complex yet efficient RRAM-based 8-bit addition function experimentally so far and lays a solid foundation for constructing the future in-memory computing architecture. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 1T1R | en_US |
dc.subject | 8-bit adder | en_US |
dc.subject | Boolean logic | en_US |
dc.subject | in-memory computing | en_US |
dc.subject | resistive random access memory (RRAM) | en_US |
dc.title | Efficient Implementation of Boolean and Full-Adder Functions With 1T1R RRAMs for Beyond Von Neumann In-Memory Computing | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TED.2018.2866048 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 65 | en_US |
dc.citation.spage | 4659 | en_US |
dc.citation.epage | 4666 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000445239700087 | en_US |
dc.citation.woscount | 1 | en_US |
顯示於類別: | 期刊論文 |