標題: An 8 Gbps Fast-Locked Automatic Gain Control for PAM Receiver
作者: Wu, Guo-Wei
Chen, Wei-Zen
Huang, Shih-Hao
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: automatic gain control (AGC);variable gain amplifier;PAM receiver
公開日期: 2009
摘要: An 8 Gbps automatic gain control (AGC) loop for PAM receiver is proposed. Incorporating digital intensive gain control scheme, the dynamic range of the variable gain amplifier is 22 dB with a resolution of 0.9 dB/step. The locking time of the AGC loop is less than 200 ns and independent of input amplitude. Fabricated in a 0.18 mu m CMOS technology, the chip size is 0.62 mm x 0.62 mm. The total power dissipation is 84 mW from a 1.8 V supply.
URI: http://hdl.handle.net/11536/14997
http://dx.doi.org/10.1109/ASSCC.2009.5357153
ISBN: 978-1-4244-4434-2
DOI: 10.1109/ASSCC.2009.5357153
期刊: 2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC)
起始頁: 173
結束頁: 176
顯示於類別:會議論文


文件中的檔案:

  1. 000298194200044.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。