標題: | Location-controlled-grain Technique for Monolithic 3D BEOL FinFET Circuits |
作者: | Yang, Chih-Chao Hsieh, Tung-Ying Huang, Po-Tsang Chen, Kuan-Neng Wu, Wan-Chi Chen, Shih-Wei Chang, Chia-He Shen, Chang-Hong Shieh, Jia-Min Hu, Chenming Wu, Meng-Chyi Yeh, Wen-Kuan 交大名義發表 National Chiao Tung University |
公開日期: | 1-一月-2018 |
摘要: | A location-controlled-grain technique is presented for fabricating BEOL monolithic 3D FinFET ICs over SiO2. The grain-boundary free Si FinFETs thus fabricated exhibit steep sub-threshold swing (<70mV/doc.), high driving currents (n-type: 363 mu A/mu m and p-type: 385 mu A/mu m), and high I-on/I-off(>10(6)). According to simulation, the thickness of the interlayer dielectric plays an important role and shall be thicker than 250nm so that the sequential pulse laser crystallization process does not heat the bottom devices and interconnects to more than 400 degrees C. |
URI: | http://hdl.handle.net/11536/151105 |
ISSN: | 2380-9248 |
期刊: | 2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM) |
顯示於類別: | 會議論文 |