標題: Bipolar Dual-LFSR Reseeding for Low-Power Testing
作者: Ying, Jen-Cheng
Tseng, Wang-Dauh
Tsai, Wen-Jiin
資訊工程學系
Department of Computer Science
關鍵字: BIST;dual LFSR;test data compression;low power testing
公開日期: 1-Jan-2018
摘要: Large test data volume and excessive test power are two strict challenges for VLSI circuit testing. Built-in self-test (BIST) is recognized as a good solution to the problem of large test data volume. LFSR-decompressor-based compression methods have been widely adopted in BIST to reduce test data volume. The effectiveness of this approach is on the ability to control the generated pseudorandom pattern. This paper adopts dual-LFSR to effectively reduce the amount of test data while keeping the scan-in power as low. Experimental results show that it has a significant reduction of data volume and test power using the proposed new Bipolar Dual-LFSR reseeding approach as compared to the existing related dual-LFSR schemes.
URI: http://hdl.handle.net/11536/151704
ISBN: 978-1-5386-5790-4
期刊: 2018 IEEE CONFERENCE ON DEPENDABLE AND SECURE COMPUTING (DSC)
起始頁: 316
結束頁: 322
Appears in Collections:Conferences Paper