完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYou, Wei-Xiangen_US
dc.contributor.authorSu, Pinen_US
dc.contributor.authorHu, Chenmingen_US
dc.date.accessioned2019-05-02T00:26:47Z-
dc.date.available2019-05-02T00:26:47Z-
dc.date.issued2018-01-01en_US
dc.identifier.isbn978-1-5386-7627-1en_US
dc.identifier.issn2573-5926en_US
dc.identifier.urihttp://hdl.handle.net/11536/151719-
dc.description.abstractThis work examines the metal-ferroelectricinsulator-semiconductor (MFIS) negative-capacitance FinFET (NC-FinFET) based VLSI subsystem-level logic circuits. With the aid of a short-channel NC-FinFET compact model, we confirm the functionality and determine the standby-power/switching-energy/delay performance of logic circuits (5-stage inverter and 4-bit Manchester carry-chain (MCC) adder) employing 14nm ULP NC-FinFETs versus FinFETs. We show that the inverse V-ds-dependency of threshold voltage (V-T), also known as the negative DIBL, of NCFET is not only acceptable but also beneficial for the speed performance of both the static and pass-transistor logic (PTI.) circuits, especially for the PTI, at low V-DD.en_US
dc.language.isoen_USen_US
dc.subjectnegative-capacitance field-effect transistor (NCFET)en_US
dc.subjectMFIS-type NCFETen_US
dc.subjectLandau-Khalamikov (L-K) equationen_US
dc.subjectFinFETen_US
dc.subjectdynamic adderen_US
dc.subjectlogic circuitsen_US
dc.subjectPTLen_US
dc.titleEvaluation of NC-FinFET Based Subsystem-Level Logic Circuits Using SPICE Simulationen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S)en_US
dc.citation.spage0en_US
dc.citation.epage0en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.department國際半導體學院zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.contributor.departmentInternational College of Semiconductor Technologyen_US
dc.identifier.wosnumberWOS:000462960700046en_US
dc.citation.woscount0en_US
顯示於類別:會議論文