標題: Study and Verification on the Latch-Up Path Between I/O pMOS and N-Type Decoupling Capacitors in 0.18-mu m CMOS Technology
作者: Chen, Chun-Cheng
Ker, Ming-Dou
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Latch-up;decoupling capacitor;varactor;silicon-controlled rectifier (SCR)
公開日期: 1-六月-2019
摘要: On-chip decoupling capacitors often formed by varactor or nMOS have been widely used to shunt the power-line noise in integrated-circuit products. Because the N+ cathode of these capacitors is connected to ground, an unexpected latch-up path between I/O pMOS and n-type decoupling capacitors may be accidentally triggered on. In this paper, the non-typical latchup path between I/O pMOS and n-type decoupling capacitors was investigated in 0.18-mu m 1.8/3.3-V CMOS technology. The measurement results from the silicon chip with split test structures have verified that the n-type decoupling capacitor near the I/O pMOS can cause a high risk of latch-up. Therefore, the layout rules between the decoupling capacitor and I/O devices should be carefully defined to prevent the occurrence of such an unexpected latch-up path.
URI: http://dx.doi.org/10.1109/TDMR.2019.2916721
http://hdl.handle.net/11536/152304
ISSN: 1530-4388
DOI: 10.1109/TDMR.2019.2916721
期刊: IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY
Volume: 19
Issue: 2
起始頁: 445
結束頁: 451
顯示於類別:期刊論文