標題: Experimental Demonstration of Performance Enhancement of MFMIS and MFIS for 5-nm x 12.5-nm Poly-Si Nanowire Gate-All-Around Negative Capacitance FETs Featuring Seed-Layer and PMA-Free Process
作者: Lee, Shen-Yang
Chen, Han-Wei
Shen, Chiuan-Huei
Kuo, Po-Yi
Chung, Chun-Chih
Huang, Yu-En
Chen, Hsin-Yu
Chao, Tien-Sheng
電子物理學系
光電工程學系
光電工程研究所
Department of Electrophysics
Department of Photonics
Institute of EO Enginerring
公開日期: 1-一月-2019
摘要: We have experimentally demonstrated fully suspended nanowire ( NW) gate-all-around (GAA) negative-capacitance (NC) field-effect transistors (FETs) with ultrasmall channel dimensions (5-nm x 12.5-nm); they exhibit a remarkable I-on-I-off ratio of over 10(10). This work, for the first time, experimentally studies and compares the structures of metal-ferroelectric-metal-insulator-semiconductor (MFMIS) and metal-ferroelectric-insulator-semiconductor (MFIS) NCFETs. The GAA with the MFMIS structure has a higher on-state current owing to the metallic equal-potential layer and superior S.S.(min) of 39.22 mV/decade. A ZrO2 seed-layer is inserted under Hf Zr1-x O-x (HZO) to improve the ferroelectric crystallinity. Consequently, post-metal annealing (PMA), the conventional crystallization annealing step, can be omitted in the presence of o-phase. The gate current (I-G) is monitored to verify the multi-domain HZO. A negative DIBL of -160 mV/V is observed because of the strong NC effect corresponding to previous simulated results.
URI: http://hdl.handle.net/11536/153321
ISSN: 2161-4636
期刊: 2019 SILICON NANOELECTRONICS WORKSHOP (SNW)
起始頁: 97
結束頁: 98
顯示於類別:會議論文