標題: All-Digital Mismatched Calibrator and Compensator for SR Latch-Based Variable-Gain Time Amplifier
作者: Chao, Kuan-Chieh
Lai, Jung-Chin
Hsu, Terng-Yin
資訊工程學系
Department of Computer Science
關鍵字: Tin;Capacitance;Delays;Calibration;Latches;Loading;Mismatch calibration;self-calibration;time amplifier
公開日期: 1-Jan-2020
摘要: Two major mismatches in SR latch-based time amplifiers (TA) include input skew, which causes gain imbalance, and loading mismatch, which reduces gain accuracy. Accordingly, we propose an all-digital mismatched self-calibrator and compensator for an SR latch-based variable-gain TA. Tunable matching cells and variable capacitors are built into TAs to compensate for input skew (gain imbalance) and loading mismatch (gain inaccuracy). To ensure that the proposed calibration works efficiently and accurately, the TA must provide at least high and low gains where the low gain calibrates the most significant bit (MSB) and the high gain calibrates the least significant bit (LSB). This self-calibrator costs 4375 gates, and the power consumption is 2.8 mA for the TA gain with 2 and 3.2 mA for the TA gain with 16 at a sampling rate of 10 MHz.
URI: http://dx.doi.org/10.1109/ACCESS.2020.2977861
http://hdl.handle.net/11536/154134
ISSN: 2169-3536
DOI: 10.1109/ACCESS.2020.2977861
期刊: IEEE ACCESS
Volume: 8
起始頁: 42082
結束頁: 42096
Appears in Collections:Articles