Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Shen, Chuan-Hui | en_US |
dc.contributor.author | Chen, Wei-Yen | en_US |
dc.contributor.author | Lee, Shen-Yang | en_US |
dc.contributor.author | Ku, Po-Yi | en_US |
dc.contributor.author | Chao, Tien-Sheng | en_US |
dc.date.accessioned | 2020-07-01T05:21:18Z | - |
dc.date.available | 2020-07-01T05:21:18Z | - |
dc.date.issued | 2020-01-01 | en_US |
dc.identifier.issn | 1536-125X | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TNANO.2020.2981394 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/154371 | - |
dc.description.abstract | In this article, poly-Si gate-all-around (GAA) field effect transistors (FETs) using sidewall damascene method are successfully demonstrated. By manipulating the stress which is imposed by nitride layer, the crystallinity of poly-Si channels can be modified easily by changing the thickness of nitride layer. The better crystallinity of the devices with 60 & x00A0;nm top nitride is attributed to larger average grain size and fewer defects, leading to higher field-effect carrier mobility compared to 40 and 80 & x00A0;nm top nitride layer devices. Both n-type and p-type devices exhibit superior electrical characteristics including higher on-state current of 40 & x00A0;& x03BC;A & x002F;& x03BC;m (n-type) and 26 & x00A0;& x03BC;A & x002F;& x03BC;m (p-type), steep subthreshold swing of 82 & x00A0;mV & x002F;dec. (n-type) and 104 & x00A0;mV & x002F;dec. (p-type), an extremely low drain-induced barrier lowering (DIBL) of 4.6 & x00A0;mV & x002F;V (n-type) and 16.6 & x00A0;mV & x002F;V (p-type), and high I<sub>on</sub>& x002F;I<sub>off</sub> current ratio larger than seven orders of magnitude. The thermal stability and gate stress reliability measurement of sidewall damascene GAA nanowire poly-Si devices were also investigated. With better crystallinity, electrical characteristics of GAA nanowire poly-Si devices degrade less under same elevated temperature condition. Devices characteristics remain unchanged after long gate stress time. This simple fabrication process makes it a potential candidate for future three-dimensional integrated-circuit (3D-IC) and low-cost Internet of Things (IoTs) applications. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Crystallinity | en_US |
dc.subject | gate-all-around | en_US |
dc.subject | poly-Si | en_US |
dc.subject | stress | en_US |
dc.subject | thermal reliability | en_US |
dc.title | Nitride Induced Stress Affecting Crystallinity of Sidewall Damascene Gate-All-Around Nanowire Poly-Si FETs | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TNANO.2020.2981394 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON NANOTECHNOLOGY | en_US |
dc.citation.volume | 19 | en_US |
dc.citation.spage | 322 | en_US |
dc.citation.epage | 327 | en_US |
dc.contributor.department | 電子物理學系 | zh_TW |
dc.contributor.department | Department of Electrophysics | en_US |
dc.identifier.wosnumber | WOS:000533894100001 | en_US |
dc.citation.woscount | 0 | en_US |
Appears in Collections: | Articles |