完整後設資料紀錄
DC 欄位語言
dc.contributor.authorShen, Chuan-Huien_US
dc.contributor.authorChen, Wei-Yenen_US
dc.contributor.authorLee, Shen-Yangen_US
dc.contributor.authorKu, Po-Yien_US
dc.contributor.authorChao, Tien-Shengen_US
dc.date.accessioned2020-07-01T05:21:18Z-
dc.date.available2020-07-01T05:21:18Z-
dc.date.issued2020-01-01en_US
dc.identifier.issn1536-125Xen_US
dc.identifier.urihttp://dx.doi.org/10.1109/TNANO.2020.2981394en_US
dc.identifier.urihttp://hdl.handle.net/11536/154371-
dc.description.abstractIn this article, poly-Si gate-all-around (GAA) field effect transistors (FETs) using sidewall damascene method are successfully demonstrated. By manipulating the stress which is imposed by nitride layer, the crystallinity of poly-Si channels can be modified easily by changing the thickness of nitride layer. The better crystallinity of the devices with 60 & x00A0;nm top nitride is attributed to larger average grain size and fewer defects, leading to higher field-effect carrier mobility compared to 40 and 80 & x00A0;nm top nitride layer devices. Both n-type and p-type devices exhibit superior electrical characteristics including higher on-state current of 40 & x00A0;& x03BC;A & x002F;& x03BC;m (n-type) and 26 & x00A0;& x03BC;A & x002F;& x03BC;m (p-type), steep subthreshold swing of 82 & x00A0;mV & x002F;dec. (n-type) and 104 & x00A0;mV & x002F;dec. (p-type), an extremely low drain-induced barrier lowering (DIBL) of 4.6 & x00A0;mV & x002F;V (n-type) and 16.6 & x00A0;mV & x002F;V (p-type), and high I<sub>on</sub>& x002F;I<sub>off</sub> current ratio larger than seven orders of magnitude. The thermal stability and gate stress reliability measurement of sidewall damascene GAA nanowire poly-Si devices were also investigated. With better crystallinity, electrical characteristics of GAA nanowire poly-Si devices degrade less under same elevated temperature condition. Devices characteristics remain unchanged after long gate stress time. This simple fabrication process makes it a potential candidate for future three-dimensional integrated-circuit (3D-IC) and low-cost Internet of Things (IoTs) applications.en_US
dc.language.isoen_USen_US
dc.subjectCrystallinityen_US
dc.subjectgate-all-arounden_US
dc.subjectpoly-Sien_US
dc.subjectstressen_US
dc.subjectthermal reliabilityen_US
dc.titleNitride Induced Stress Affecting Crystallinity of Sidewall Damascene Gate-All-Around Nanowire Poly-Si FETsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TNANO.2020.2981394en_US
dc.identifier.journalIEEE TRANSACTIONS ON NANOTECHNOLOGYen_US
dc.citation.volume19en_US
dc.citation.spage322en_US
dc.citation.epage327en_US
dc.contributor.department電子物理學系zh_TW
dc.contributor.departmentDepartment of Electrophysicsen_US
dc.identifier.wosnumberWOS:000533894100001en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文