標題: Electrical and reliability characteristics of polycrystalline silicon thin-film transistors with high-kappa Eu2O3 gate dielectrics
作者: Yen, Li-Chen
Hu, Chia-Wei
Chiang, Tsung-Yu
Chao, Tien-Sheng
Pan, Tung-Ming
電子物理學系
Department of Electrophysics
公開日期: 23-Apr-2012
摘要: In this study, we developed a high-performance low-temperature polycrystalline silicon thin-film transistor (LTPS-TFT) incorporating an ultra thin Eu2O3 gate dielectric. High-kappa Eu2O3 LTPS-TFT annealed at 500 degrees C exhibits a low threshold voltage of 0.16 V, a high effective carrier mobility of 44 cm(2)/V-s, a small subthreshold swing of 142 mV/decade, and a high I-on/I-off current ratio of 1.34 x 10(7). These significant improvements are attributed to the high gate-capacitance density due to the adequate quality of Eu2O3 gate dielectric with small interfacial layer of effective oxide thickness of 2.5 nm. Furthermore, the degradation mechanism of positive bias temperature instability was studied for a high-k Eu2O3 LTPS-TFT device. (C) 2012 American Institute of Physics. [http://dx.doi.org/10.1063/1.4705472]
URI: http://dx.doi.org/173509
http://hdl.handle.net/11536/16026
ISSN: 0003-6951
DOI: 173509
期刊: APPLIED PHYSICS LETTERS
Volume: 100
Issue: 17
結束頁: 
Appears in Collections:Articles


Files in This Item:

  1. 000303340300093.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.