完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Chih-Longen_US
dc.contributor.authorJiang, Iris Hui-Ruen_US
dc.contributor.authorYang, Yu-Mingen_US
dc.contributor.authorTsai, Evan Yu-Wenen_US
dc.contributor.authorChen, Aki Sheng-Huaen_US
dc.date.accessioned2014-12-08T15:23:05Z-
dc.date.available2014-12-08T15:23:05Z-
dc.date.issued2012en_US
dc.identifier.isbn978-1-4503-1167-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/16230-
dc.description.abstractFlip-flops are the most common form of sequencing elements; however, they have a significantly higher sequencing overhead than latches in terms of delay, power, and area. Hence, pulsed-latches are promising to reduce power for high performance circuits. In this paper, we propose a novel pulsed-latch replacement approach to save power and satisfy timing constraints. We fully utilize the intrinsic time borrowing property of pulsed-latches and develop a spiral clustering method with clock gating consideration. In addition, spiral clustering works well for both rectangular and rectilinear shaped layouts; the latter are popular in modern IC design. Experimental results show that our approach can generate very power efficient results.en_US
dc.language.isoen_USen_US
dc.subjectPulsed-latchen_US
dc.subjectpulsed-registeren_US
dc.subjecttime borrowingen_US
dc.subjectclock poweren_US
dc.titleNovel Pulsed-Latch Replacement Based on Time Borrowing and Spiral Clusteringen_US
dc.typeProceedings Paperen_US
dc.identifier.journalISPD 12: PROCEEDINGS OF THE 2012 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGNen_US
dc.citation.epage121en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000304019000021-
顯示於類別:會議論文