完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, Chih-Long | en_US |
dc.contributor.author | Jiang, Iris Hui-Ru | en_US |
dc.contributor.author | Yang, Yu-Ming | en_US |
dc.contributor.author | Tsai, Evan Yu-Wen | en_US |
dc.contributor.author | Chen, Aki Sheng-Hua | en_US |
dc.date.accessioned | 2014-12-08T15:23:05Z | - |
dc.date.available | 2014-12-08T15:23:05Z | - |
dc.date.issued | 2012 | en_US |
dc.identifier.isbn | 978-1-4503-1167-0 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/16230 | - |
dc.description.abstract | Flip-flops are the most common form of sequencing elements; however, they have a significantly higher sequencing overhead than latches in terms of delay, power, and area. Hence, pulsed-latches are promising to reduce power for high performance circuits. In this paper, we propose a novel pulsed-latch replacement approach to save power and satisfy timing constraints. We fully utilize the intrinsic time borrowing property of pulsed-latches and develop a spiral clustering method with clock gating consideration. In addition, spiral clustering works well for both rectangular and rectilinear shaped layouts; the latter are popular in modern IC design. Experimental results show that our approach can generate very power efficient results. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Pulsed-latch | en_US |
dc.subject | pulsed-register | en_US |
dc.subject | time borrowing | en_US |
dc.subject | clock power | en_US |
dc.title | Novel Pulsed-Latch Replacement Based on Time Borrowing and Spiral Clustering | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ISPD 12: PROCEEDINGS OF THE 2012 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN | en_US |
dc.citation.epage | 121 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000304019000021 | - |
顯示於類別: | 會議論文 |