Full metadata record
DC FieldValueLanguage
dc.contributor.authorJOU, JYen_US
dc.contributor.authorCHENG, KTen_US
dc.date.accessioned2014-12-08T15:03:04Z-
dc.date.available2014-12-08T15:03:04Z-
dc.date.issued1995-12-01en_US
dc.identifier.issn0740-7475en_US
dc.identifier.urihttp://dx.doi.org/10.1109/54.491238en_US
dc.identifier.urihttp://hdl.handle.net/11536/1644-
dc.description.abstractThis partial scan approach reduces area overhead and performance degradation caused by test logic. Given an initial design that meets a target speed, the authors' algorithm selects a set of scan flip-flops that allows the circuit to meet performance requirements after the scan logic is added. if no such set exists, the algorithm selects a set that minimizes the total area increase caused by the scan logic and the subsequent performance optimization the circuit requires to meet target speed.en_US
dc.language.isoen_USen_US
dc.titleTIMING-DRIVEN PARTIAL SCANen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/54.491238en_US
dc.identifier.journalIEEE DESIGN & TEST OF COMPUTERSen_US
dc.citation.volume12en_US
dc.citation.issue4en_US
dc.citation.spage52en_US
dc.citation.epage59en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1995TF01400008-
dc.citation.woscount0-
Appears in Collections:Articles


Files in This Item:

  1. A1995TF01400008.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.