Full metadata record
DC FieldValueLanguage
dc.contributor.authorSheng, Duoen_US
dc.contributor.authorChung, Ching-Cheen_US
dc.contributor.authorLee, Chen-Yien_US
dc.date.accessioned2014-12-08T15:25:07Z-
dc.date.available2014-12-08T15:25:07Z-
dc.date.issued2006en_US
dc.identifier.isbn1-4244-0179-8en_US
dc.identifier.urihttp://hdl.handle.net/11536/17504-
dc.description.abstractIn this paper, we propose a very high-resolution all-digital phase-locked loop (ADPLL), which is designed with the cell library and described by Hardware Description Language (HDL). The proposed ADPLL uses a novel digitally controlled oscillator (DCO) to achieve 1.06ps resolution and the proposed DCO can extend the controllable range easily. The dead zone of the proposed phase/frequency detector (PFD) is 5ps. The proposed ADPLL can be easily ported to different process as a soft intellectual property (IP) block, making it very suitable for System-On-Chip (SoC) and system-level applications.en_US
dc.language.isoen_USen_US
dc.titleAn all-digital phase-locked loop with high-resolution for SoC applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2006 International Symposium on VLSI Design, Automation, and Test (VLSI-DAT), Proceedings of Technical Papersen_US
dc.citation.spage207en_US
dc.citation.epage210en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000239709500054-
Appears in Collections:Conferences Paper