Full metadata record
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Sheng, Duo | en_US |
| dc.contributor.author | Chung, Ching-Che | en_US |
| dc.contributor.author | Lee, Chen-Yi | en_US |
| dc.date.accessioned | 2014-12-08T15:25:07Z | - |
| dc.date.available | 2014-12-08T15:25:07Z | - |
| dc.date.issued | 2006 | en_US |
| dc.identifier.isbn | 1-4244-0179-8 | en_US |
| dc.identifier.uri | http://hdl.handle.net/11536/17504 | - |
| dc.description.abstract | In this paper, we propose a very high-resolution all-digital phase-locked loop (ADPLL), which is designed with the cell library and described by Hardware Description Language (HDL). The proposed ADPLL uses a novel digitally controlled oscillator (DCO) to achieve 1.06ps resolution and the proposed DCO can extend the controllable range easily. The dead zone of the proposed phase/frequency detector (PFD) is 5ps. The proposed ADPLL can be easily ported to different process as a soft intellectual property (IP) block, making it very suitable for System-On-Chip (SoC) and system-level applications. | en_US |
| dc.language.iso | en_US | en_US |
| dc.title | An all-digital phase-locked loop with high-resolution for SoC applications | en_US |
| dc.type | Proceedings Paper | en_US |
| dc.identifier.journal | 2006 International Symposium on VLSI Design, Automation, and Test (VLSI-DAT), Proceedings of Technical Papers | en_US |
| dc.citation.spage | 207 | en_US |
| dc.citation.epage | 210 | en_US |
| dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
| dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
| dc.identifier.wosnumber | WOS:000239709500054 | - |
| Appears in Collections: | Conferences Paper | |

