標題: | Positive bias and temperature stress induced two-stage drain current degradation in HfSiON nMOSFET's |
作者: | Chan, CT Tang, CJ Wang, T Wang, HCH Tang, DD 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2005 |
摘要: | Positive bias and temperature (PBTI) stress induced drain current degradation in HfSiON gate dielectric nMOSFETs is investigated by using a transient measurement technique. The degradation exhibits two stages, featuring different degradation rate and stress temperature dependence. The drain current degradation in the first stage is attributed to the charging of pre-existing high-k dielectric traps while the degradation in the second stage is mainly due to additional high-k trap creation. Process effect on high-k trap growth is evaluated. |
URI: | http://hdl.handle.net/11536/17580 |
ISBN: | 0-7803-9268-X |
期刊: | IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST |
起始頁: | 571 |
結束頁: | 574 |
顯示於類別: | 會議論文 |