完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Li, KSM | en_US |
dc.contributor.author | Lee, CL | en_US |
dc.contributor.author | Jiang, T | en_US |
dc.contributor.author | Su, CC | en_US |
dc.contributor.author | Chen, JE | en_US |
dc.date.accessioned | 2014-12-08T15:25:18Z | - |
dc.date.available | 2014-12-08T15:25:18Z | - |
dc.date.issued | 2005 | en_US |
dc.identifier.isbn | 0-7695-2481-8 | en_US |
dc.identifier.issn | 1081-7735 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/17689 | - |
dc.identifier.uri | http://dx.doi.org/10.1109/ATS.2005.60 | en_US |
dc.description.abstract | In this paper, we propose an oscillation-based test methodology for sequential testing. This approach provides many advantages over traditional methods. (1) It is at-speed testing, which makes delay-inducing defects detectable. (2) The ATPG is much easier, and the test set is usually smaller. (3) There is no need to store output responses, which greatly reduces the communication bandwidth between the Automatic Test Equipment (ATE) and Circuit under Test (CUT). We provide a register design that supports the oscillation test, and give an effective algorithm for oscillation test generation. Experimental results on MCNC benchmarks show that the proposed test method achieves high fault coverage with smaller number of test vectors. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Finite state machine synthesis for at-speed oscillation testability | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/ATS.2005.60 | en_US |
dc.identifier.journal | 14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS | en_US |
dc.citation.spage | 360 | en_US |
dc.citation.epage | 365 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000236209400060 | - |
顯示於類別: | 會議論文 |