完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hua, CH | en_US |
dc.contributor.author | Cheng, TS | en_US |
dc.contributor.author | Hwang, W | en_US |
dc.date.accessioned | 2014-12-08T15:25:25Z | - |
dc.date.available | 2014-12-08T15:25:25Z | - |
dc.date.issued | 2005 | en_US |
dc.identifier.isbn | 0-7695-2313-7 | en_US |
dc.identifier.issn | 1087-4852 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/17804 | - |
dc.description.abstract | In this paper, multi-mode data-retention power gating (P.G.) techniques are presented for embedded memories. These data retention power gating techniques are applied to embedded SRAM with distributed column and row cocontrolled capabilities The SRAM array is divided into blocks. Each block has a dedicated data-retention power gating device. The data-retention power gating devices are controlled by signals from both row and column decoders. Only the selected block is powered-on. Multi-mode power gating structures proposed in this paper can provide 2X to 20X memory cell leakage reduction while maintaining good static noise margin. Simulation results show that for a 64-bit wordline, the active power reductions for 32-bit, 16-bit, and 8-bit blocks are 59%, 79%, and 94%, respectively. All the simulations and physical layout are implemented in TSMC CMOS technology. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Distributed data-retention power Gating techniques for column and row co-controlled embedded SRAM | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2005 IEEE International Workshop on Memory Technology, Design, and Testing - Proceedings | en_US |
dc.citation.spage | 129 | en_US |
dc.citation.epage | 134 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000231821100022 | - |
顯示於類別: | 會議論文 |