標題: Multi-gigabit serial link transmitter- off-chip and on-chip
作者: Jou, SJ
Lin, CH
Chen, CN
Wang, YJ
Hsiao, JY
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2005
摘要: Multi-Gbps serial link transmitter for both off-chip and on-chip transmission are presented. For off-chip transmission, a new pre-emphasis design methodology and circuits for a 4/2 PAM transmitter over cable are proposed. A test chip of transmitter with pre-emphasis, PLL circuit and on-chip termination resistors is implemented using tsmc 0.18 urn CMOS process. The measurement results of 1015 Gbps (4/2 PAM) are carried out over 5 meter (m) long cable and is in agreement with our analysis and simulation results. For on-chip transmission, SerDes based serial link architecture is used in on-chip application. Using tsmc 0.13 um CMOS process, the operation speed and power consumption are 5 Gbps and 3.2 mW respectively with the interconnect area is half of parallel architecture.
URI: http://hdl.handle.net/11536/17984
ISBN: 0-7803-9328-7
期刊: 2005 Emerging Information Technology Conference (EITC)
起始頁: 45
結束頁: 48
Appears in Collections:Conferences Paper