標題: | A new method for extracting the channel-length reduction and the gate-voltage-dependent series resistance of counter-implanted p-MOSFET's |
作者: | Wu, CM Wu, CY 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-十二月-1997 |
摘要: | Based on the channel-resistance measurement, a new method for extracting the channel-length reduction (Delta L-jj) and the gate-voltage-dependent source/drain resistance (R-SD) of counter-implanted p-MOSFET's is proposed, in which the necessity of the applying substrate bias is demonstrated and an empirical relationship between poly-Si gate length (L-M) and device structure parameters for Delta L-jj extraction is provided, This is the first attempt to extract the basic parameters of counter-implanted p-MOSFET's with the LDD structure, Numerical analysis using two-dimensional (2-D) device simulator has been used to verify the proposed extraction method, Furthermore, an improved approach to extract R-SD is also presented, Both numerical analysis and experimental results show good accuracy of our proposed method. |
URI: | http://dx.doi.org/10.1109/16.644635 http://hdl.handle.net/11536/180 |
ISSN: | 0018-9383 |
DOI: | 10.1109/16.644635 |
期刊: | IEEE TRANSACTIONS ON ELECTRON DEVICES |
Volume: | 44 |
Issue: | 12 |
起始頁: | 2193 |
結束頁: | 2199 |
顯示於類別: | 期刊論文 |