Title: | A new method for extracting the channel-length reduction and the gate-voltage-dependent series resistance of counter-implanted p-MOSFET's |
Authors: | Wu, CM Wu, CY 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
Issue Date: | 1-Dec-1997 |
Abstract: | Based on the channel-resistance measurement, a new method for extracting the channel-length reduction (Delta L-jj) and the gate-voltage-dependent source/drain resistance (R-SD) of counter-implanted p-MOSFET's is proposed, in which the necessity of the applying substrate bias is demonstrated and an empirical relationship between poly-Si gate length (L-M) and device structure parameters for Delta L-jj extraction is provided, This is the first attempt to extract the basic parameters of counter-implanted p-MOSFET's with the LDD structure, Numerical analysis using two-dimensional (2-D) device simulator has been used to verify the proposed extraction method, Furthermore, an improved approach to extract R-SD is also presented, Both numerical analysis and experimental results show good accuracy of our proposed method. |
URI: | http://dx.doi.org/10.1109/16.644635 http://hdl.handle.net/11536/180 |
ISSN: | 0018-9383 |
DOI: | 10.1109/16.644635 |
Journal: | IEEE TRANSACTIONS ON ELECTRON DEVICES |
Volume: | 44 |
Issue: | 12 |
Begin Page: | 2193 |
End Page: | 2199 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.