標題: | On-chip bus encoding for LC cross-talk reduction |
作者: | Huang, JS Tu, SW Jou, JY 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2005 |
摘要: | With the continuous shrinkage of device sizes, the global interconnect delay becomes a dominant factor of chip performance in deep-submicron technology. Furthermore, as the working frequency of integrated circuits increasing above GHz, the inductive crosstalk will also have very significant influence on the global interconnect delay. However, most existing works consider only RC effects (the worst-case switching pattern resulting from coupling capacitance), to develop their encoding schemes to reduce bus delay. In this paper, we propose a flexible bus encoding method to reduce the LC coupling delay on on-chip bus with a user-given bus structure, the working frequency, and the delay constraint. Simulation results show that our encoding method can significantly reduce the coupling delay of a bus according to the delay constraint. |
URI: | http://hdl.handle.net/11536/18041 |
ISBN: | 0-7803-9060-1 |
期刊: | 2005 IEEE VLSI-TSA International Symposium on VLSI Design, Automation & Test (VLSI-TSA-DAT), Proceedings of Technical Papers |
起始頁: | 233 |
結束頁: | 236 |
顯示於類別: | 會議論文 |