標題: | A parallel multi-pattern PRBS generator and BER tester for 40(+) Gbps Serdes applications |
作者: | Chen, WZ Huang, GS 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2004 |
摘要: | This paper presents the design of a programmable PRBS generator and a BER tester according to CCITT recommendations. Implemented in a parallel feedback configuration, this IC features PRBS generation of the sequences of length 2(7)-1, 2(10)-1, 2(15)-1, 2(23)-1,and 2(31)-l b for up to 40+Gbps serdes applications with 1:16 multiplexing and demultpilexing. The mark densities of 1/2, 1/4 and 1/8 for each of the patterns are also selectable. This IC could be used as a low cost substitute for more expensive bit error rate test system. Implemented in a 0.18 mum CMOS process, the total power dissipation is 141mW. |
URI: | http://hdl.handle.net/11536/18150 |
ISBN: | 0-7803-8637-X |
期刊: | PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS |
起始頁: | 318 |
結束頁: | 321 |
顯示於類別: | 會議論文 |