完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, CC | en_US |
dc.contributor.author | Shih, YH | en_US |
dc.contributor.author | Chang, HC | en_US |
dc.contributor.author | Lee, CY | en_US |
dc.date.accessioned | 2014-12-08T15:25:48Z | - |
dc.date.available | 2014-12-08T15:25:48Z | - |
dc.date.issued | 2004 | en_US |
dc.identifier.isbn | 0-7803-8480-6 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18250 | - |
dc.description.abstract | This paper presents a turbo and Viterbi decoder single chip for 3GPP2 standard. The turbo decoding with a maximum block length of 20,730 and Viterbi decoding with various coding rates are implemented to provide maximum 4.52Mb/s and 5.26Mb/s data rates respectively The memory access is reduced by the input caching scheme. And the system complexion is lowered by the efficient interleaver design. This chip is fabricated in a 0.18mum six-metal standard CMOS process, and the measured power dissipation is 83mW while decoding a 3.1 Mb/s turbo encoded data stream with six iterations for each block. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A dual mode channel decoder for 3GPP2 mobile wireless communications | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE | en_US |
dc.citation.spage | 483 | en_US |
dc.citation.epage | 486 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000225412500112 | - |
顯示於類別: | 會議論文 |