完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, CCen_US
dc.contributor.authorShih, YHen_US
dc.contributor.authorChang, HCen_US
dc.contributor.authorLee, CYen_US
dc.date.accessioned2014-12-08T15:25:48Z-
dc.date.available2014-12-08T15:25:48Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7803-8480-6en_US
dc.identifier.urihttp://hdl.handle.net/11536/18250-
dc.description.abstractThis paper presents a turbo and Viterbi decoder single chip for 3GPP2 standard. The turbo decoding with a maximum block length of 20,730 and Viterbi decoding with various coding rates are implemented to provide maximum 4.52Mb/s and 5.26Mb/s data rates respectively The memory access is reduced by the input caching scheme. And the system complexion is lowered by the efficient interleaver design. This chip is fabricated in a 0.18mum six-metal standard CMOS process, and the measured power dissipation is 83mW while decoding a 3.1 Mb/s turbo encoded data stream with six iterations for each block.en_US
dc.language.isoen_USen_US
dc.titleA dual mode channel decoder for 3GPP2 mobile wireless communicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journalESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCEen_US
dc.citation.spage483en_US
dc.citation.epage486en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000225412500112-
顯示於類別:會議論文