完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, GWen_US
dc.contributor.authorWang, CYen_US
dc.contributor.authorHuang, JDen_US
dc.contributor.authorJou, JYen_US
dc.date.accessioned2014-12-08T15:25:49Z-
dc.date.available2014-12-08T15:25:49Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7803-8580-2en_US
dc.identifier.issn1089-3539en_US
dc.identifier.urihttp://hdl.handle.net/11536/18272-
dc.description.abstractIn a system-on-a-chip (SOC) design, several to hundreds Of design blocks or intellectual properties (IPs) are integrated to form a complex function. Prior to verify the functionality of the integrated IPs, it is very important to ensure the correctness of the port connections among these IPs. This paper addresses the problem of verification on port connections while IPs are integrated into a larger block or a system, and presents a new connection model and the corresponding error model for port connections. An algorithm providing the mininium pattern set and a general verification flow used to verify port connections are also proposed.en_US
dc.language.isoen_USen_US
dc.titleVerification on port connectionsen_US
dc.typeProceedings Paperen_US
dc.identifier.journalINTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGSen_US
dc.citation.spage830en_US
dc.citation.epage836en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000225277600090-
顯示於類別:會議論文