Title: A novel fully self-aligned process for high cell density trench gate power MOSFETs
Authors: Tsui, BY
Gan, TC
Wu, MD
Chou, HH
Wu, ZL
Sune, CT
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 2004
Abstract: A novel self-aligned process for high cell density trench gate power MOSFETs with only four mask layers was proposed. The specific on-resistance can be as low as 0.21 mOmega-cm(2) with 1.5um cell pitch and 35V breakdown voltage. Because this process shrinks trench space but not trench width, the quasi-saturation phenomenon is lighter. After optimization the thickness of n- drift layer and n+ substrate, specific on-resistance lower than 0.1 mOmega-cm(2) with 0.6um technology could be expected.
URI: http://hdl.handle.net/11536/18281
ISBN: 4-88686-060-5
Journal: ISPSD '04: PROCEEDINGS OF THE 16TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS
Begin Page: 205
End Page: 208
Appears in Collections:Conferences Paper