標題: | A novel fully self-aligned process for high cell density trench gate power MOSFETs |
作者: | Tsui, BY Gan, TC Wu, MD Chou, HH Wu, ZL Sune, CT 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2004 |
摘要: | A novel self-aligned process for high cell density trench gate power MOSFETs with only four mask layers was proposed. The specific on-resistance can be as low as 0.21 mOmega-cm(2) with 1.5um cell pitch and 35V breakdown voltage. Because this process shrinks trench space but not trench width, the quasi-saturation phenomenon is lighter. After optimization the thickness of n- drift layer and n+ substrate, specific on-resistance lower than 0.1 mOmega-cm(2) with 0.6um technology could be expected. |
URI: | http://hdl.handle.net/11536/18281 |
ISBN: | 4-88686-060-5 |
期刊: | ISPSD '04: PROCEEDINGS OF THE 16TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS |
起始頁: | 205 |
結束頁: | 208 |
顯示於類別: | 會議論文 |