標題: | Native-NMOS-triggered SCR (NANSCR) for ESD protection in 0.13-mu m CMOS integrated circuits |
作者: | Ker, MD Hsu, KC 電機學院 College of Electrical and Computer Engineering |
公開日期: | 2004 |
摘要: | A novel native-NMOS-triggered SCR (NANSCR) is proposed for efficient ESD protection design in a 0.13-mum CMOS process. As compared with the traditional LVTSCR, the trigger voltage, turn-on resistance, turn-on speed, and CDM ESD level of NANSCR have been greatly improved to protect the ultra-thin gate oxide against ESD stresses. The proposed NANSCR can be designed for the input, output, and power-rail ESD protection circuits without latchup danger in a 0.13-mum CMOS process with VDD of 1.2 V. A new whole-chip ESD protection scheme realized with the NANSCR devices has been also demonstrated with the consideration of pin-to-pin ESD zapping. |
URI: | http://hdl.handle.net/11536/18389 |
ISBN: | 0-7803-8315-X |
期刊: | 2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS |
起始頁: | 381 |
結束頁: | 386 |
Appears in Collections: | Conferences Paper |