完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYang, KNen_US
dc.contributor.authorHuang, HTen_US
dc.contributor.authorChen, MJen_US
dc.contributor.authorLin, YMen_US
dc.contributor.authorYu, MCen_US
dc.contributor.authorJang, SMen_US
dc.contributor.authorYu, CHen_US
dc.contributor.authorLiang, MSen_US
dc.date.accessioned2014-12-08T15:26:57Z-
dc.date.available2014-12-08T15:26:57Z-
dc.date.issued2000en_US
dc.identifier.isbn0-7803-6439-2en_US
dc.identifier.urihttp://hdl.handle.net/11536/19189-
dc.identifier.urihttp://dx.doi.org/10.1109/IEDM.2000.904410en_US
dc.description.abstractThis paper examines the edge direct tunneling (EDT) of hole from p(+) polysilicon to underlying p-type drain extension in off-state p-channel MOSFETs having ultrathin gate oxide thicknesses (1.2 - 2.2 nm). It is found that for thinner oxide thicknesses, hole EDT is more pronounced over the conventional GIDL and gate-to-channel tunneling, and as a result, the induced gate and drain leakage is better measured per unit gate width. A physical model accounting for heavy and light hole's subbands in the quantized accumulation polysilicon surface is built explicitly. This model consistently reproduces EDT I-V and the tunneling path size extracted falls adequately within the gate-to-drain overlap region. The ultimate oxide thickness limit due to EDT is projected as well.en_US
dc.language.isoen_USen_US
dc.titleEdge hole direct tunneling in off-state ultrathin gate oxide p-channel MOSFETsen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/IEDM.2000.904410en_US
dc.identifier.journalINTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGESTen_US
dc.citation.spage679en_US
dc.citation.epage682en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000166855900156-
顯示於類別:會議論文


文件中的檔案:

  1. 000166855900156.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。