標題: | A CMOS rms-to-dc converter using Delta Sigma multiplier-divider |
作者: | Wey, WS Huang, YC 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1999 |
摘要: | A novel topology for CMOS Delta Sigma rms-to-dc converters is described. Analysis shows that the proposed topology is insensitive to most circuit imperfections except offset voltages. A test circuit of a 1st-order single-ended rms-to-dc converter is realized in a 0.8 mu m double-poly CMOS process. Experimental results demonstrate that input waveforms with crest factors as high as 3 can be measured at the 800mV full-scale input level. It provides a maximum relative error of +/-1% of reading. |
URI: | http://hdl.handle.net/11536/19417 |
ISBN: | 0-7803-5471-0 |
期刊: | ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS |
起始頁: | 256 |
結束頁: | 258 |
顯示於類別: | 會議論文 |