完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Ker, MD | en_US |
dc.contributor.author | Chen, TY | en_US |
dc.contributor.author | Wu, CY | en_US |
dc.contributor.author | Tang, H | en_US |
dc.contributor.author | Su, KC | en_US |
dc.contributor.author | Sun, SW | en_US |
dc.date.accessioned | 2014-12-08T15:27:17Z | - |
dc.date.available | 2014-12-08T15:27:17Z | - |
dc.date.issued | 1998 | en_US |
dc.identifier.isbn | 0-7803-4455-3 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/19538 | - |
dc.description.abstract | A substrate-triggering technique, to increase the ESD robustness and to reduce the trigger voltage of the ESD protection device, is proposed to improve the ESD-protection efficiency of the input ESD protection circuit in deep-submicron CMOS technology. Through suitable substrate-triggering design on the device structure, this proposed input ESD protection circuit can successfully protect the thinner gate oxide (50 Angstrom) of the input stage in a 0.25-mu m CMOS technology and sustain an ESD level above 2000V without extra process modification. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Novel input ESD protection circuit with substrate-triggering technique in a 0.25-mu m shallow-trench-isolation CMOS technology | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6 | en_US |
dc.citation.spage | A212 | en_US |
dc.citation.epage | A215 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000075224600205 | - |
顯示於類別: | 會議論文 |