標題: | Fault coverage estimation model for partially testable multichip modules |
作者: | Tseng, WD Wang, KC 資訊工程學系 Department of Computer Science |
公開日期: | 1997 |
摘要: | This paper proposes a simple and efficient model for designers to estimate fault coverage for partially testable MCMs. This model relates fault coverage, test methodology, and the ratio and distribution of DFT dies (dies with design for testability features) in an MCM. Experimental results show that our model can efficiently predict the fault coverage of a partially testable MCM with less than 5% deviation. In addition, the upper bound far fault coverage is also analyzed to guide the designers to know when to stop the effort in planning the use of DFT dies. Two defect level estimation models which relate fault coverage and manufacturing yield for measuring the test quality of MCMs under equiprobable and nonequiprobable faults, respectively, are also presented and evaluated. |
URI: | http://hdl.handle.net/11536/19729 |
ISBN: | 0-8186-8213-2 |
期刊: | PACIFIC RIM INTERNATIONAL SYMPOSIUM ON FAULT-TOLERANT SYSTEMS, PROCEEDINGS |
起始頁: | 72 |
結束頁: | 77 |
顯示於類別: | 會議論文 |