完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTsai, WCen_US
dc.contributor.authorShung, CBen_US
dc.contributor.authorWang, DCen_US
dc.date.accessioned2014-12-08T15:27:38Z-
dc.date.available2014-12-08T15:27:38Z-
dc.date.issued1996en_US
dc.identifier.isbn0-7803-3702-6en_US
dc.identifier.urihttp://hdl.handle.net/11536/19888-
dc.description.abstractPower estimation tool is needed to be more fast and accurate when the power consumption is the chief concern during the chip design. Logic-level simulator is a good choice to estimate the power consumption of a chip design. In this paper we attempt to improve the accuracy of a logic-level simulator using glitch filtering and estimation techniques. We use logic-level simulator to filter some glitches and estimate the glitch power. We use slope of transition and time interval of two consecutive transitions to decide whether these transitions is partial glitches or full transitions. We estimate the transition power of each transition event and summed them up. The power simulation error is reduced from 35.8% to 7.9% referring to the Spice simulation.en_US
dc.language.isoen_USen_US
dc.titleAccurate logic-level power simulation using glitch filtering and estimationen_US
dc.typeProceedings Paperen_US
dc.identifier.journalAPCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96en_US
dc.citation.spage314en_US
dc.citation.epage317en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1996BH25U00077-
顯示於類別:會議論文