標題: Suppressing Device Variability by Cryogenic Implant for 28-nm Low-Power SoC Applications
作者: Yang, C. L.
Tsai, C. H.
Li, C. I.
Tzeng, C. Y.
Lin, G. P.
Chen, W. J.
Chin, Y. L.
Liao, C. I.
Chan, M.
Wu, J. Y.
Hsieh, E. R.
Guo, B. N.
Lu, S.
Colombeau, B.
Chung, S. S.
Chen, I. C.
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Cryogenic implant;ion implantation;logic device;novel process technology;random dopant fluctuation
公開日期: 1-十月-2012
摘要: In this letter, we have demonstrated that cryogenic implant in the source and drain formation offers advantages for reducing the threshold voltage mismatch in pMOSFET. A discrete dopant profiling method is used to verify the presence of boron out-diffusion from the drain, which further induces the random dopant fluctuation. Results show that this boron out-diffusion can be greatly reduced in this new process. Two major factors in improving the device variability by cryogenic implant are discussed, i.e., the polysilicon grain size control and the embedded-SiGe dislocation defect reduction during source and drain formation.
URI: http://dx.doi.org/10.1109/LED.2012.2209395
http://hdl.handle.net/11536/20308
ISSN: 0741-3106
DOI: 10.1109/LED.2012.2209395
期刊: IEEE ELECTRON DEVICE LETTERS
Volume: 33
Issue: 10
起始頁: 1444
結束頁: 1446
顯示於類別:期刊論文


文件中的檔案:

  1. 000309364600037.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。