完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYu, M. H.en_US
dc.contributor.authorLiao, M. H.en_US
dc.contributor.authorHuang, T. C.en_US
dc.contributor.authorWang, L. T.en_US
dc.contributor.authorLee, T. L.en_US
dc.contributor.authorJang, S. M.en_US
dc.contributor.authorCheng, H. C.en_US
dc.date.accessioned2014-12-08T15:28:26Z-
dc.date.available2014-12-08T15:28:26Z-
dc.date.issued2012-12-12en_US
dc.identifier.issn0022-3727en_US
dc.identifier.urihttp://dx.doi.org/10.1088/0022-3727/45/49/495102en_US
dc.identifier.urihttp://hdl.handle.net/11536/20584-
dc.description.abstractA novel technique to create a suspending stacked gate oxide and subsequently to fill in an embedded SiGe channel (ESC) between the gate oxide and the underlying silicon substrate is proposed for the first time to fabricate 28 nm p-metal-oxide-semiconductor field-effect transistors (p-MOSFET). Without Si surface passivation on the ESC, such an ESC structure could achieve a p-FET transconductance (G(m)) gain of 26% higher and a better I-on-I-off performance gain of 8% than that of conventional strained Si p-FETs with the source/drain (S/D) SiGe. Better S/D resistance (R-sd) in the resistance versus gate length plot and improved swing slope of the I-d-V-gs plot indicates higher mobility in the ESC devices. Moreover, the off-state gate current of the ESC structure is also comparable to the conventional ones. From the x-ray photoelectron spectrum analysis, only the Si-O bonding, and no Ge-O bonding at the SiGe/SiO2 interface could account for this superior gate oxide integrity for the ESC and strained Si structure. Therefore, such a novel technique with an ESC structure is very promising for the 28 nm p-MOSFET devices era.en_US
dc.language.isoen_USen_US
dc.titleA novel technique to fabricate 28 nm p-MOSFETs possessing gate oxide integrity on an embedded SiGe channel without silicon surface passivationen_US
dc.typeArticleen_US
dc.identifier.doi10.1088/0022-3727/45/49/495102en_US
dc.identifier.journalJOURNAL OF PHYSICS D-APPLIED PHYSICSen_US
dc.citation.volume45en_US
dc.citation.issue49en_US
dc.citation.epageen_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000311430900008-
dc.citation.woscount2-
顯示於類別:期刊論文


文件中的檔案:

  1. 000311430900008.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。