完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLiao, Te-Wenen_US
dc.contributor.authorChen, Chia-Minen_US
dc.contributor.authorSu, Jun-Renen_US
dc.contributor.authorHung, Chung-Chihen_US
dc.date.accessioned2014-12-08T15:28:28Z-
dc.date.available2014-12-08T15:28:28Z-
dc.date.issued2012-12-01en_US
dc.identifier.issn1549-8328en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSI.2012.2206462en_US
dc.identifier.urihttp://hdl.handle.net/11536/20591-
dc.description.abstractThis paper presents a fast locking phase-locked loop (FLPLL) system with reference-spur reduction techniques exploiting random pulsewidth matching and a sub-sampling charge pump. Through the randomization and average of the pulsewidth and the reduction of current mismatch, the frequency synthesizer can reduce the ripples on the control voltage of the voltage-controlled oscillator in order to reduce the reference spur at the output of the phase-locked loop. A random clock generator is used to perform a random selection control. The loop bandwidth of the system can be adjusted by the control voltage so as to reduce the locking time. To demonstrate the effectiveness of the proposed spur-reduction techniques, a 2.5 GHz to 2.7 GHz FLPLL was designed and fabricated using a TSMC 90-nm CMOS process. The proposed circuit can achieve a phase noise of - 114 dBc/Hz at an offset frequency of 1 MHz and reference spurs below - 74 dBc.en_US
dc.language.isoen_USen_US
dc.subjectCMOS analog integrated circuitsen_US
dc.subjectfrequency synthesizeren_US
dc.subjectlow spuren_US
dc.subjectphase-locked loops (PLLs)en_US
dc.subjectsub-sampling charge pump (SSCP)en_US
dc.titleRandom Pulsewidth Matching Frequency Synthesizer With Sub-Sampling Charge Pumpen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSI.2012.2206462en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERSen_US
dc.citation.volume59en_US
dc.citation.issue12en_US
dc.citation.spage2815en_US
dc.citation.epage2824en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000311803300002-
dc.citation.woscount2-
顯示於類別:期刊論文


文件中的檔案:

  1. 000311803300002.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。