標題: | Generic Integer Linear Programming Formulation for 3D IC Partitioning |
作者: | Lee, Wan-Yu Jiang, Iris Hui-Ru Mei, Tsung-Wan 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | 3D IC;partitioning;integer linear program;through-silicon via;algorithms |
公開日期: | 1-Nov-2012 |
摘要: | The success of 3D IC requires novel EDA techniques. Although many EDA techniques exist, this paper focuses on 3D IC partitioning, especially at the architectural level to maximize its benefits. First, logical formulations for 3D IC partitioning problems are derived and then the formulations are transformed into integer linear programs (ILPs). The ILP formulation can minimize the usage of vertical interconnects subject to the footprint and power consumption constraints. The flexibility of ILP formulation can be demonstrated by extending the generic ILP formulation to support designs with multiple supply voltages. This study proposes ILP reduction techniques to speed up the convergence. Experimental results based on the GSRC benchmark show that our approach converges efficiently. Moreover, our approach is flexible and can readily extend to the partitioning problems with variant objectives and constraints, and with different abstraction levels, for example, from the architectural level down to the physical level. This flexibility makes the ILP formulation a superior alternative to 3D IC partitioning problems. |
URI: | http://hdl.handle.net/11536/20636 |
ISSN: | 1016-2364 |
期刊: | JOURNAL OF INFORMATION SCIENCE AND ENGINEERING |
Volume: | 28 |
Issue: | 6 |
起始頁: | 1129 |
結束頁: | 1144 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.