完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Chun-Yuen_US
dc.contributor.authorChang, Tang-Longen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2014-12-08T15:28:34Z-
dc.date.available2014-12-08T15:28:34Z-
dc.date.issued2012-11-01en_US
dc.identifier.issn0026-2714en_US
dc.identifier.urihttp://dx.doi.org/10.1016/j.microrel.2012.04.021en_US
dc.identifier.urihttp://hdl.handle.net/11536/20669-
dc.description.abstractAmong three chip-level electrostatic discharge (ESD) test standards, which were human-body model (HBM), machine model (MM), and charged-device model (CDM), the CDM ESD events became critical due to the larger and faster discharging currents. Besides input/output (I/O) circuits which were connected to I/O pads, core circuits also suffered from CDM ESD events caused by coupled currents between I/O lines and core lines. In this work, the CDM ESD robustness of the core circuits with and without inserting shielding lines were investigated in a 65-nm CMOS process. Verified in a silicon chip, the CDM ESD robustness of the core circuits with shielding lines were degraded. The failure mechanism of the test circuits was also investigated in this work. (C) 2012 Elsevier Ltd. All rights reserved.en_US
dc.language.isoen_USen_US
dc.titleInvestigation on CDM ESD events at core circuits in a 65-nm CMOS processen_US
dc.typeArticleen_US
dc.identifier.doi10.1016/j.microrel.2012.04.021en_US
dc.identifier.journalMICROELECTRONICS RELIABILITYen_US
dc.citation.volume52en_US
dc.citation.issue11en_US
dc.citation.spage2627en_US
dc.citation.epage2631en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.identifier.wosnumberWOS:000310767400020-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000310767400020.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。